# Dynamic Response of Normal and Corbino a-Si:H TFTs for AM-OLEDs

Hojin Lee, Chun-Sung Chiang, and Jerzy Kanicki, Senior Member, IEEE

Abstract—The dynamic characteristics of normal and Corbino hydrogenated amorphous silicon (a-Si:H) thin-film transistors (TFTs) have been investigated. Top- and bottom-gate normal a-Si:H TFTs and bottom-gate Corbino a-Si:H TFTs were fabricated with a five-photomask process used in the processing of the active-matrix liquid crystal displays. The charging time and feedthrough voltage  $\Delta V_P$  measurement indicates that the normal a-Si:H TFT shows a similar behavior regardless of its TFT geometrical structure. Using a simple gate-to-source capacitance  $C_{\rm GS}$  model, the dependence of  $\Delta V_P$  on gate-to-source overlap and storage capacitor has closely been estimated using analytical calculation. Due to a unique electrode geometry, the Corbino a-Si:H TFT shows a small deviation from an analytical model used for the normal a-Si:H TFT, and consequently, a modified analytical model was developed. We also developed concepts of its possible application as a switching device to active-matrix organic light-emitting displays.

*Index Terms*—AC response, active-matrix organic lightemitting display (AM-OLED), bottom gate, corbino, dynamic measurement, dynamic response, hydrogenate amorphous silicon (a-Si:H), thin-film transistor (TFT), top gate, transient response.

## I. INTRODUCTION

**D**O DATE, the active-matrix organic light-emitting dis-▲ play (AM-OLED) has attracted many interests from both industries and academia due to its superior properties over other flat-panel displays such as light weight, thin thickness, high brightness, high contrast ratio, wide view angle, and deep color saturation. From small-size displays for portable devices to large-size displays for monitors and TV applications, AM-OLEDs are regarded as the next-generation display technology expecting to replace existing flat-panel displays. In particular, due to matured active-matrix liquid crystal display (AM-LCD) manufacturing technology, hydrogenate amorphous silicon (a-Si:H) technology is considered as an ideal candidate for active-matrix arrays (so-called backplane) for the large-size high-resolution AM-OLED. Today, many researchers are trying to develop a more stable backplane pixel electrode circuit with the compensation that can overcome the a-Si:H

Manuscript received January 4, 2008; revised June 2, 2008. The review of this paper was arranged by Editor D. Verret.

H. Lee and J. Kanicki are with the Solid-State Electronics Laboratory, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, MI 48109 USA (e-mail: kanicki@eecs.umich.edu; bsadams@med.umich.edu).

C.-S. Chiang is with Lattice Semiconductor Corporation, San Jose, CA 95134 USA.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2008.928023

electrical instability. Because of its inherent low field-effect mobility and large parasitic capacitive elements originated from its relatively simple low-resolution processing steps in comparison to silicon or polysilicon technologies, a-Si:H thinfilm transistor (TFT) pixel electrode circuits show different dynamic responses from other well-established technologies. Historically, in 1990s, several research groups [1]–[4] have reported measurement technique and analysis of the dynamic characteristics of a-Si:H TFTs for AM-LCDs. Dawson *et al.* also showed the transient response of the OLED in combination with the polysilicon-based pixel electrode circuits for the AM-OLED [5]. However, so far, the detailed study of the operational condition and the capacitive element effects on the dynamic characteristics of the a-Si:H TFT pixel electrode circuit for the AM-OLED have not been described.

This paper discusses the dynamic characteristics of top- and bottom-gate a-Si:H TFTs that can be used in AM-OLEDs. The device fabrications of top- and bottom-gate a-Si:H TFTs were previously described [6], and the experimental setup used for the dynamic measurement is described in this paper. The charging characteristics of top-gate a-Si:H TFTs are addressed in the second part of this paper. The discussion, in particular, focuses on the effect of storage capacitance and TFT gate-tosource overlap on the switching TFT charging performance. Then, the feedthrough voltage in the AM-OLED pixel electrode circuit and its variation with TFT geometries and driving signal are discussed. Finally, we discuss the dynamic characteristics of bottom-gate a-Si:H Corbino and normal TFTs. We present the feedthrough voltage property of the a-Si:H Corbino TFT [7] in comparison to the normal a-Si:H TFT and simulate the dynamic characteristics based on the top-gate a-Si:H TFT extracted parameters. To our best knowledge, this paper represents the first investigation of the dynamic electrical characteristics of Corbino a-Si:H TFTs and their possible application to AM-OLEDs.

## II. a-Si:H TFT FABRICATION

## A. Top-Gate a-Si:H TFTs

To characterize the dynamic behavior of the a-Si:H TFT (charging and hold performance), top-gate a-Si:H TFTs with various storage capacitors are fabricated (Fig. 1) [6]. For this experiment, an a-Si:H TFT with a channel length of 10  $\mu$ m and a width of 1000  $\mu$ m is commonly used for various storage capacitors. The overlap between source/drain (S/D) and gate electrodes (OVL) is maintained as 4  $\mu$ m. The source electrode of the a-Si:H TFT is connected to a storage capacitor. In

0018-9383/\$25.00 © 2008 IEEE



Fig. 1. Top views of top-gate a-Si:H TFTs (W/L = 1000/10) with a storage capacitor of (a) 5 pF and (b) 20 pF.

order to minimize the experimental perturbation, the size of the capacitor is set as 5, 10, 20, or 50 pF, which is about 10–100 times larger than that of the actual storage capacitor used in the AM-OLED pixel electrode circuit ( $\sim$ 500 fF). Fig. 1 shows the top views of fabricated top-gate a-Si:H TFTs with a storage capacitor. It should be noted that these capacitor values are subject to the insulator thickness, and the designed capacitance values are obtained for a 3300-Å-thick a-SiN<sub>x</sub>: H insulator. Four different storage capacitance values were achieved by changing the capacitor area, as shown in Fig. 1.

#### B. Bottom-Gate a-Si:H TFTs

The bottom-gate Corbino a-Si:H TFTs of different geometries with various storage capacitors have been fabricated to characterize the feedthrough voltage behavior of the Corbino a-Si:H TFT in comparison to the top-gate TFT (Fig. 2). For this experiment, the channel length of the Corbino a-Si:H TFT is fixed at 6  $\mu$ m, whereas the channel width varies from 88 to 245  $\mu$ m. The sizes of storage capacitors are also fixed at 0.9 and 2.5 pF, which are close to the actual values of the AM-OLED pixel electrode design. Due to the unique geometry of the Corbino TFT, the overlap between S/D and gate electrodes can be 5, 8, or 10  $\mu$ m. The source electrode of the a-Si:H TFT is connected to a storage capacitor. For a direct comparison, we also fabricated at the same time the normal rectangular a-Si:H TFTs with the same geometries (same channel length and width) to measure the feedthrough voltage behavior in comparison to Corbino a-Si:H TFTs (Fig. 2). As in Corbino a-Si:H TFTs, the sizes of storage capacitors are fixed at 0.9 and 2.5 pF, and the overlaps between S/D and gate electrodes are fixed at 2.0  $\mu$ m. Table I summarizes the geometric parameters of different Corbino a-Si:H TFTs and normal rectangular a-Si:H TFTs with various storage capacitors. All bottom-gate



Fig. 2. (a) Top views of normal a-Si:H TFTs with a channel width-over-length ratio of 88/6 and a storage capacitor of 0.9 pF. (b) Top views of Corbino a-Si:H TFTs with a channel width-over-length ratio of 245/6 and a gate-to-source overlap of 8  $\mu$ m.

a-Si:H TFTs were fabricated using the normal AM-LCD fivephotomask process steps [8]. More specifically, on the Corning Eagle 2000 glass substrate, a bilayer of aluminum-neodymium compound (AlNd, 2000 Å) and molybdenum (Mo, 500 Å) was deposited by a sputtering method. The Mo/AlNd gate electrode was then patterned by wet etching (Mask 1). Following gate electrode definition, a hydrogenated amorphous silicon nitride (a-SiN<sub>x</sub>: H, 4000 Å)/a-Si:H (1700 Å)/phosphorous-doped a-Si:H (n<sup>+</sup> a-Si:H, 300 Å) trilayer was deposited by plasmaenhanced chemical vapor deposition (PECVD) at 350 °C to form a gate insulator and an active channel layer, respectively. After defining the device active island by reactive-ion etching (RIE; Mask 2), a chromium (Cr, 1200 Å) layer was deposited by sputtering, and S/D electrodes were patterned by wet etching (Mask 3). Using S/D metal and photoresist as masks, backchannel etching by RIE was performed. Then, we deposited a-SiN<sub>x</sub>: H (3000 Å) as a passivation layer by PECVD at 300 °C. To make a contact for the pixel electrode indium tin oxide (ITO), a via was formed through the passivation layer by RIE (Mask 4). After contact via definition, ITO (500 Å) was deposited by a sputtering method at room temperature, and then, pixel electrodes were patterned by wet etching (Mask 5). As a final step, device thermal annealing was performed for an hour at 235 °C; this step is needed to improve ITO optical and electrical properties.

| Normal            | Width<br>[µm]   | Length<br>[µm] | С <sub>ST</sub><br>[pF] | C <sub>GSO</sub><br>[pF] | OVL<br>[µm]  |                          |             |
|-------------------|-----------------|----------------|-------------------------|--------------------------|--------------|--------------------------|-------------|
| (a)               | 88              | 6              | 0.9                     | 0.026                    | 2            |                          |             |
| (b)               | 245             | 6              | 2.5                     | 0.074                    | 2            |                          |             |
|                   |                 |                |                         | Fabricated               |              | Target                   |             |
| Corbino           | Width<br>[µm]   | Length<br>[µm] | С <sub>ST</sub><br>[pF] | C <sub>GSO</sub><br>[pF] | OVL<br>[µm]  | C <sub>GSO</sub><br>[pF] | OVL<br>[µm] |
|                   |                 |                |                         |                          |              |                          |             |
| (c)               | 88              | 6              | 0.9                     | 0.09                     | 8            | 0.022                    | 2           |
| (c)<br>(d)        | 88<br>88        | 6<br>6         | 0.9<br>0.9              | 0.09<br>0.18             | 8<br>10      | 0.022                    | 2           |
| (c)<br>(d)<br>(e) | 88<br>88<br>245 | 6<br>6<br>6    | 0.9<br>0.9<br>2.5       | 0.09<br>0.18<br>0.15     | 8<br>10<br>5 | 0.022                    | 2<br>2      |

TABLE I GEOMETRIC PARAMETERS OF NORMAL a-Si:H TFTS AND CORBINO a-Si:H TFTS WITH VARIOUS STORAGE CAPACITORS AND GATE-TO-SOURCE OVERLAPS

## III. PIXEL OPERATION, EXPERIMENTAL SETUP, AND MEASUREMENTS

An AM-OLED pixel circuit contains at least two TFTs with one storage capacitor  $C_{ST}$  [9]; when the switching TFT (SW TFT) is turned on during the programming state, the data signal voltage is stored at the storage capacitor through the switching TFT. Then, when the switching TFT is turned off during the driving state, the stored data voltage in  $C_{ST}$  will generate the node voltage  $V_S$  at the gate electrode of the driving TFT (DR TFT), which will maintain the constant OLED current flow through the driving TFT, and light emission from the OLED will occur, as expressed in the following equation and in Fig. 3:

$$I_{\text{OLED}} = \beta (V_S - V_{\text{TH}})^2, \text{ where } \beta = C_{\text{OX}} \mu_{\text{FE}} W_{\text{DR}} / 2L_{\text{DR}}.$$
(1)

Here,  $C_{OX}$  is the gate insulator capacitance,  $\mu_{FE}$  is the fieldeffect mobility,  $W_{DR}$  is the channel width, and  $L_{DR}$  is the channel length of the driving TFT. Since the gate voltage of the DR TFT ( $V_{DD}$ ) is a dc bias high enough to make the DR TFT work in the saturation regime, the level and shape of the OLED current is solely determined by the gate voltage of the DR TFT ( $V_S$ ) during operation, as shown in Fig. 3(b). Therefore, here, we fabricated different a-Si:H TFT structures with various storage and overlap capacitors, as shown in the blocked area in Fig. 3(a), to investigate the evolution of the gate voltage of the DR TFT ( $V_S$ ) under various dynamic operational conditions. By investigating the variation of  $V_S$ , the behavior of  $I_{OLED}$ during the dynamic pixel circuit operation can directly be estimated from (1) for the given device electrical parameters.

The experimental setup used for measuring the dynamic characteristics of the a-Si:H TFT with a storage capacitor is as follows: HP8114A and HP8110A pulse generators are connected to the gate and drain electrodes for applying gate and drain signals, respectively. An active probe by GGB Industries, Inc. (Picoprobe 18B model), is used to measure the voltage variation stored at the storage capacitor by the probing source electrode. Since the picoprobe has a very low input capacitance

of 0.02 pF and a very high input impedance (input leakage of 10 fA) compared with the a-Si:H TFT with a storage capacitor, it nominally has no perturbing effect on the whole circuit. An HP54615B digital oscilloscope with a bandwidth of 500 MHz was used to monitor the waveform change during the dynamic operation. A program based on National Instruments' Lab-VIEW virtual instrument commands was used to retrieve the scanned waveform from the oscilloscope. All measurements were done at room temperature in a dark box.

#### **IV. EXPERIMENTAL RESULTS**

In the dynamic pixel operation, two main properties of transistor are important, namely, the pixel charging performance and the feedthrough voltage. The charging time of the pixel circuit (i.e., the time required to charge up the storage capacitor in the pixel electrode circuit to the programmed level) determines the switching speed of the switching TFT and the programming speed of the driving TFT. Insufficient charging of the pixel electrode circuit can cause an error in either the OLED brightness or the display grayscale resolution as in the AM-LCDs [10]. The TFT charging performance is particularly important for highresolution displays, where the available pulsewidth for the gate signal is relatively short in comparison to the low-resolution displays. Therefore, it is necessary for TFTs to have proper electrical characteristics such as high mobility and ON-current, which allow one to fully charge up the pixel circuits within the fixed pulsewidth or frame time. It should be noted that in the real display, two charging steps occur at the same time for charging the data voltage to the gate node of the driving TFT in the pixel: 1) data line charging from the driver IC to the drain node of the switching TFT involving the cross area of the data line and the scan line and 2) pixel charging from the data line to the gate node of the driving TFT. In this paper, the charging characterization within the single pixel circuit for the second case is mainly discussed.

The feedthrough voltage is another major issue in a-Si:H TFT AM-OLEDs. As aforementioned, during AM-OLED pixel



Fig. 3. (a) Schematic of a conventional AM-OLED pixel electrode circuit with two transistors and a storage capacitor [8]. (b) Operational driving signal waveforms simulated by HSPICE during programming and driving states. A and B represent the time right before and after the falling edge of gate pulse, respectively.

circuit operation, the potential at the gate node of the driving TFT  $V_S$  is supposed to remain constant and should be maintained at this value by the storage capacitor connected to the gate node during the driving state. This will provide an exact programmed OLED current during the pixel driving stage. However, due to the switching TFT dynamic operation, the gate node of the driving TFT suffers a potential variation, the so-called feedthrough voltage, due to the parasitic capacitor of the switching TFT [Fig. 3(b)]. The presence of the feedthrough voltage induces the dc offset voltage across the driving TFT and influences the amplitude of the OLED current flowing through the driving TFT. This voltage variation can be estimated in the actual pixel circuit design by considering the geometrical and electrical parameters such as the size of the storage capacitor, the size of the overlap capacitor between the gate and the source, and the amplitude of the switching TFT gate signal. A

detailed discussion on the feedthrough voltage will be presented in the following section.

Fig. 3(b) shows an example of operational waveforms of the input signals  $V_{\rm GS}$  and  $V_{\rm DS}$  and the pixel voltage variation  $V_S$  measured at the storage capacitor, where  $V_{\rm GH}$  and  $V_{\rm GL}$  are the high and low levels of gate voltage, respectively, and  $V_{\rm DH}$  is the high level of drain voltage. First, the data voltage pulse (Data) is applied to the drain electrode of the SW TFT. When the gate voltage pulse is applied to the gate electrode of the SW TFT, the SW TFT is turned on, and the storage capacitor is charged up to the data voltage during the one scan line time. When the gate pulse is removed, the data (or pixel) voltage is stored at the storage capacitor until the next gate and data signals are applied to reset the storage capacitor with a new data voltage drop occurring at the falling edge of the gate signal (A). This voltage



Fig. 4. Evolution of the measured pixel electrode voltage with the charging time for top-gate a-Si:H TFTs with different storage capacitors and corresponding operational gate and drain signal waveforms.

drop  $\Delta V_P$  is caused by the parasitic capacitance of the a-Si:H TFT associated with the gate-to-source capacitance  $C_{\rm GS}$  due to the electrode overlap, which will be discussed in detail in the next section.

Here, we mainly focus on the influence of the variation of the storage capacitor and signal driving scheme on the charging characteristics of the top-gate a-Si:H TFT, whereas other parameters are kept at the same values ( $W = 1000 \ \mu m$ and  $L = 10 \ \mu m$ ), and the extracted field-effect mobility and threshold voltage are 0.25 cm<sup>2</sup>/V · s and 6.9 V, respectively. Table II shows the driving voltage levels used in the notation in Fig. 3(b). The driving voltage levels were selected for typical AM-OLED driving signals. Gate and drain pulsewidths are selected as 40 and 100  $\mu s$ , respectively, to assure sufficient charging time for different experimental conditions. Fig. 4 shows the pixel voltage  $V_S$  as a function of charging time for different storage capacitors. As shown in the figure, for



Fig. 5. Evolution of the measured pixel electrode voltage with the charging time for top-gate a-Si:H TFTs with (a) different gate-to-source overlaps and (b) different gate voltage levels.

fixed TFT geometry and driving signal conditions, the pixel charging time is proportional to the storage capacitance value, whereas  $\Delta V_P$  becomes smaller when  $C_{\rm ST}$  becomes larger. We will discuss the  $\Delta V_P$  behavior in more detail in the following section.

In the a-Si:H TFT structural design, an important geometrical factor is the gate-to-S/D overlap (OVL). A narrow OVL could induce a current crowding effect at the S/D contacts, which effectively increases the series resistances and reduces the driving capability of the a-Si:H TFTs [11], [12]. On the other hand, a large OVL introduces a larger electrode overlap capacitance (parasitic capacitance), which is detrimental to display operation [13]. In addition, a larger OVL occupies a lager pixel area and reduces the overall pixel aperture ratio, which is not desirable particularly for high-resolution displays. Therefore, it is necessary to optimize the TFT electrode overlap in the a-Si:H TFT design. Fig. 5(a) shows the pixel charging characteristics of top-gate a-Si:H TFTs with different OVL values of 3, 5, 8, and 10  $\mu$ m for a fixed  $C_{ST} = 10$  pF. The experimental results indicate that these a-Si:H TFTs nominally have the same switching and driving capabilities, whereas  $\Delta V_P$ is proportional to OVL values. Fig. 5(b) shows the pixel voltage as a function of charging time for different high gate voltages



Fig. 6. Measured pixel electrode voltage for (a) normal and (b) Corbino a-Si:H TFTs with different storage and overlap capacitances. The detailed device geometry is given in Table I.

for  $V_{\rm GL} = -5$  V. As  $V_{\rm GH}$  increases from 20 to 30 V, the charging time decreases from 7.2 to 2.9  $\mu$ s.

Based on the aforementioned experimental data and observation made for the top-gate a-Si:H TFT with different TFT geometries, we also measured the dynamic response of the bottom-gate Corbino a-Si:H TFT. To measure the feedthrough voltage of Corbino and normal a-Si:H TFTs, the same operational waveforms are used. Fig. 6(b) shows the measured pixel voltage for Corbino a-Si:H TFTs with different storage capacitances and overlap capacitances. The overlap capacitance  $C_{\rm GSO}$  is calculated from the gate-to-source electrode overlap area and the gate insulator capacitance  $C_i$ , which is calculated as 15 nF/cm<sup>2</sup> by considering the dielectric constant ( $\sim$ 6.8) and thickness ( $\sim 4000$  Å) of a-SiN<sub>x</sub>: H. As shown in Fig. 6, as the overlap capacitance increases, the feedthrough voltage of the Corbino a-Si:H TFT increases for a fixed storage capacitor. At the same time, a larger storage capacitor induces a smaller feedthrough voltage in the Corbino a-Si:H TFT. A similar observation was made for the previously described top-gate a-Si:H TFTs. Fig. 6(a) shows the pixel voltage variation for a rectangular a-Si:H TFT with different storage and overlap capacitors. As shown in the figure, although the overlap capacitance is larger, if the storage capacitor is large enough, the feedthrough

voltage can decrease. It should noted that all measurements for charging and feedthrough voltage characteristics of top- and bottom-gate a-Si:H TFTs used the same operational gate and drain waveforms, as shown in Fig. 4.

#### V. DISCUSSIONS

#### A. Charging Characteristics of the a-Si:H TFTs

From Fig. 3(a), the charging of the storage capacitor can be expressed as

$$C_{\rm ST}\frac{d}{dt}(V_S - \text{GND}) = I_{\rm DS}$$
(2)

where  $V_S$  is the gate voltage of the DR TFT, GND is the ground, and  $I_{\rm DS}$  is the drain current flowing through the SW TFT. Assuming a gradual channel approximation, the  $I_{\rm DS}$  in linear region operation can be described as

$$I_{\rm DS} = \mu_{\rm FE} C_i \frac{W}{L} (V_{\rm GH} - V_S - V_{\rm TH}) (V_{\rm DH} - V_S)$$
(3)

where  $(V_{\rm DH} - V_S) < (V_{\rm GH} - V_S - V_{\rm TH})$ . Here,  $\mu_{\rm FE}$  is the field-effect mobility,  $C_i$  is the gate insulator capacitance, W is the channel width, and L is the channel length. Combining (2) and (3), we can solve the differential equation and obtain the relation between the charging time  $t_{\rm CH}$  and the pixel electrode voltage  $V_S$ , i.e.,

$$t_{\rm CH} = \frac{C_{\rm ST} \cdot L}{\mu_{\rm FE} C_i W} \cdot \frac{1}{(V_{\rm GH} - V_{\rm DH} - V_S)} \\ \cdot \ln \frac{(V_{\rm GH} - V_S - V_{\rm TH})(V_{\rm DH} - \text{GND})}{(V_{\rm GH} - V_{\rm TH} - \text{GND})(V_{\rm DH} - V_S)}.$$
 (4)

Equation (4) indicates that the pixel charging characteristics can be determined by the following factors: the storage capacitance  $C_{\rm ST}$ ; the TFT geometries W, L, and  $C_i$ ; the TFT electrical characteristics  $\mu_{\rm FE}$  and  $V_{\rm TH}$ ; and the signal driving schemes  $V_{\rm GH}$  and  $V_{\rm DH}$ . Therefore, for a fixed pixel design and signal driving scheme, the charging characteristics depend on the a-Si:H TFT electrical characteristics; a longer charging time will result for TFTs with a higher threshold voltage at a given  $\mu_{\rm FE}$  and a lower field-effect mobility at a given  $V_{\rm TH}$ .

Fig. 7 shows the charging time variation for different storage capacitor values extracted from Fig. 4. Here, the charging time is defined as the time required to charge the storage capacitor up to 90% of the drain signal level (=  $0.9 \times t_{\rm CH}$ ). We can conclude that the pixel electrode will be charged up much faster when the storage capacitor value is reduced to its minimum acceptable level. We fitted the variation of  $t_{\rm CH}$  with  $C_{\rm ST}$  using (4), shown as the solid line in Fig. 7, which shows an acceptable agreement with the measured data. The parameters used for this fitting are described in the figure. However, to get precise pixel charging characteristics of the AM-OLED, a more complete model will be required for both a-Si:H TFTs and OLED since the voltage dependence of the OLED was not taken into consideration in the aforementioned calculation.

Fig. 7 also shows the charging time  $t_{\rm CH}$  variation for different gate voltage values  $V_{\rm GH}$  and the fitted variation of  $t_{\rm CH}$ 

Fig. 7. Variation of the charging time as a function of the storage capacitor  $C_{\rm ST}$  and the gate voltage  $V_{\rm GH}$  for the top-gate a-Si:H TFT. (Symbols) Measured data. (Solid line) Calculated data using (4).

with  $V_{\text{GH}}$  using (4) (shown as the solid line). As shown in the figure, it should be noted that when the gate voltage is not high enough (= 15 V), the charging time becomes very long, so that the pixel electrode cannot be quickly charged up to the programmed voltage value (= 10 V), which deteriorates the display grayscale. Therefore, in pixel electrode operation, the gate voltage should be set high enough to minimize the charging time to reach the programmed value. However, at the same time, a high gate voltage induces high power consumption and a large pixel voltage variation  $\Delta V_P$  when the gate voltage of the TFT is turned off. Therefore, the optimum gate voltage value should be considered in the AM-OLED pixel electrode design for a given resolution. It should be noted that the fitted curve in Fig. 7 shows an acceptable agreement with the measured data for the gate voltage range from 25 to 30 V. However, as the gate voltage decreases below 25 V, the operation of transistor starts to move from a linear to a cutoff regime. As a result, (4) becomes invalid and shows deviations from the measured values.

## B. Feedthrough Voltage of the a-Si:H TFTs

The feedthrough voltage  $\Delta V_P$  is the voltage drop of the gate node  $V_S$  of the driving TFT during the switching off of the gate signal of the switching TFT [Fig. 3(b)]. This voltage drop is mainly due to the existence of the SW TFT gate-to-source parasitic capacitance  $C_{\rm GS}$ , which causes the charge redistribution when the SW TFT is turned off by the gate signal. Fig. 3(a) shows the schematics of the a-Si:H TFT with a storage capacitor. In this circuit, the feedthrough voltage  $\Delta V_P$  can be expressed as

$$\Delta V_P = \frac{C_{\rm GS}}{C_{\rm GS} + C_{\rm ST}} \Delta V_{\rm SCAN}, \text{ where } \Delta V_{\rm SCAN} = V_{\rm GH} - V_{\rm GL}.$$
(5)

It should be noted that the parasitic capacitors of the DR TFT do not have influence on the feedthrough voltage or gate potential Fig. 8. Equivalent circuit of the a-Si:H TFT with the gate-to-S/D parasitic capacitances.

of the DR TFT since they are connected to constant dc bias components, i.e.,  $V_{DD}$  and GND.

The derivation of (5) is based on the assumption that  $C_{\rm GS}$  is independent of gate bias. However, in reality,  $C_{\rm GS}$  is a metal–insulator–semiconductor (MIS) capacitor, which is known to be gate voltage dependent. Therefore, to obtain the accurate feedthrough voltage for the a-Si:H TFT, the gate voltage dependence of  $C_{\rm GS}$  should be taken into consideration. The total gate-to-source capacitance  $C_{\rm GS}$  can approximately be divided into the gate-to-source overlap capacitance  $C_{\rm GSO}$  and the gate-to-source MIS intrinsic capacitance  $C_{\rm GSI}$ . Thus

$$C_{\rm GS} = C_{\rm GSO} + C_{\rm GSI}.$$
 (6)

The equivalent circuit for the TFT parasitic capacitances is shown in Fig. 8, and the overlap capacitance can be expressed as the sum of two areal capacitances in series in the overlap area, i.e.,

$$C_{\text{GSO}} (F \cdot m^2) = W \cdot \text{OVL} \cdot (C_i || C_{\text{Si}})$$
$$= W \cdot \text{OVL} \cdot \frac{C_i C_{\text{Si}}}{C_i + C_{\text{Si}}}$$
(7)

where W is the TFT channel width,  $C_i$  is the gate insulator areal capacitance (in farads), and  $C_{\rm Si}$  is the a-Si:H areal capacitance (in farads). The gate-to-source MIS capacitance  $C_{\rm GSI}$  is only valid when the TFT is in the ON-state. When the switching TFT changes from ON- to OFF-state, the channel charge injection occurs through  $C_{\rm GSI}$ , which causes the pixel voltage drop stored in the storage capacitor [14]. On the other hand, when the TFT is in the OFF-state, the a-Si:H layer behaves as an insulator, and there is no intrinsic parasitic capacitance. Thus

$$C_{\rm GSI} = 0, \qquad \text{for } V_G - V_S < V_T. \tag{8}$$

From the aforementioned analysis, we can express  $C_{\rm GS}$  for the ON- and OFF-states as

$$C_{\rm GS-ON} = C_{\rm GSO} + C_{\rm GSI}$$
  
=  $W \cdot \text{OVL} \cdot \frac{C_i C_{\rm Si}}{C_i + C_{\rm Si}} + C_{\rm GSI}, \quad \text{for } V_G - V_S > V_T$   
(9)

$$C_{\text{GS-OFF}} = C_{\text{GSO}}$$
  
=  $W \cdot \text{OVL} \cdot \frac{C_i C_{\text{Si}}}{C_i + C_{\text{Si}}}, \quad \text{for } V_G - V_S < V_T.$  (10)





To derive a more accurate expression for the feedthrough voltage, we can use the waveforms shown in Fig. 3(b) and the ONand OFF-state gate-to-source capacitance. The charge stored at the source electrode right before (A) and after (B) the falling edge of the gate pulse, respectively, can be expressed as

$$Q_A = C_{\text{GS-ON}}(V_{\text{DH}} - V_{\text{GH}}) + C_{\text{ST}}(V_{\text{DH}} - \text{GND})$$
$$Q_B = C_{\text{GS-OFF}}(V_S - V_{\text{GL}}) + C_{\text{ST}}(V_S - \text{GND}). \quad (11)$$

According to charge conservation, since  $Q_A = Q_B$ , we then have

$$C_{\rm GS-ON} \cdot V_{\rm DH} - C_{\rm GS-ON} \cdot V_{\rm GH} + C_{\rm ST} \cdot V_{\rm DH} - C_{\rm ST} \cdot {\rm GND}$$
  
=  $C_{\rm GS-OFF} V_S - C_{\rm GS-OFF} \cdot V_{\rm GL} + C_{\rm ST} \cdot V_S - C_{\rm ST} \cdot {\rm GND}.$   
(12)

If we add the  $C_{\rm GS-OFF} \cdot V_{\rm DH}$  term on both sides and organize the equation

$$\therefore |\Delta V_P| = \frac{C_{\rm GS-OFF}}{C_{\rm GS-OFF} + C_{\rm ST}} \Delta V_G + \frac{C_{\rm GS-ON} - C_{\rm GS-OFF}}{C_{\rm GS-OFF} + C_{\rm ST}} (V_{\rm GH} - V_{\rm DH}).$$
(13)

If we assume that  $m = C_{\rm GS-ON}/C_{\rm GS-OFF}$ , the equation becomes

$$\therefore |\Delta V_P| = \frac{C_{\rm GS-OFF}}{C_{\rm GS-OFF} + C_{\rm ST}} \left[ \Delta V_G + (m-1)(V_{\rm GH} - V_{\rm DH}) \right].$$
(14)

Equation (14) will be used to verify the experimental data obtained for the staggered a-Si:H TFTs. It should noted that if  $C_{\text{GS-ON}} = C_{\text{GS-OFF}}$ , the equation is reduced to (5).

Fig. 5 shows the measured pixel voltage for top-gate a-Si:H TFTs with different gate-to-source overlaps. The figure clearly shows that the feedthrough voltage increases with the increasing gate-to-source overlap widths, and it indicates that an optimum overlap need be defined to minimize the feedthrough voltage. However, at the same time, the OVL should not degrade the a-Si:H TFT pixel charging performance. The pixel electrode voltage variation for different gate voltage levels is also shown in Fig. 5. As the gate voltage increases from 15 to 30 V, the feedthrough voltage becomes larger from 0.9 to 2.2 V, as predicted by (14). Therefore, the optimization of the driving signal should be done based on the consideration of the feedthrough voltage effect on the display operating performance.

Fig. 4 shows the measured pixel voltage for a-Si:H TFTs with different storage capacitances. All a-Si:H TFTs have a channel width of 1000  $\mu$ m, a channel length of 10  $\mu$ m, and a gate-to-S/D overlap of 4  $\mu$ m. As shown in the figure, the feedthrough voltage increases with the decreasing storage capacitance value.

Fig. 9 shows the variation of the feedthrough voltage as a function of the ratio  $C_{\rm GSO}/(C_{\rm ST} + C_{\rm GSO})$ . Considering the dielectric constant (~6.8) and thickness (~3300 Å) of a-SiN<sub>x</sub>: H, the OFF-state gate-to-source capacitance  $C_{\rm GS-OFF} = C_{\rm GSO} = 0.73$  pF for the top-gate a-Si:H TFT. By fitting the experimental data with (14), we obtained the fitting parameter m = 2.5. It indicates that the ON-state total gate-to-source capacitance  $C_{\rm GS-OFF} = M \times C_{\rm GS-OFF} = 2.5 \times C_{\rm GS-OFF}$ . As in



Fig. 9. Feedthrough voltage  $\Delta V_P$  variation for Corbino a-Si:H TFTs as a function of the ratio  $C_{\rm GSO}/(C_{\rm ST} + C_{\rm GSO})$ . (Closed symbols) Measured values for Corbino a-Si:H TFTs. (Open symbols) Measured values for rectangular top- and bottom-gate a-Si:H TFTs. (Solid lines) Calculated values using (14) with the fitting parameter m = 2.5 and 2.0. (a)–(d) Different Corbino a-Si:H TFTs and (e)–(f) rectangular bottom-gate a-Si:H TFTs that are summarized in Table II.

(9), since  $C_{\rm GS-ON}$  consists of the gate-to-source overlap capacitance and intrinsic gate-to-source MIS capacitance, the  $C_{\rm GSI}$  for the ON-state is about  $1.5 \times C_{\rm GSO}$ , which is about half of the total channel intrinsic capacitance  $W \times L \times C_i$  $(\approx 1.8 \text{ pF})$ . This result suggests that for the top-gate a-Si:H TFTs, the ON-state gate-to-drain MIS intrinsic capacitance  $C_{\rm GDI}$  is also about half of the total channel intrinsic capacitance. This result for the top-gate a-Si:H TFT shows a good agreement with the intrinsic capacitance model reported for crystalline MOSFETs, which predicts that when a MOSFET is in the linear ON-state, the gate-to-S/D capacitance is about half of the total channel capacitance [15]. Fig. 9 also shows the variation of the measured feedthrough voltage of rectangular top- and bottom-gate a-Si:H TFTs and Corbino a-Si:H TFTs as a function of the ratio  $C_{\rm GSO}/(C_{\rm GSO}+C_{\rm ST})$ . From (14), the variation of the feedthrough voltage for different Corbino a-Si:H TFTs with different storage capacitor values was calculated based on the geometries and operational waveforms. As shown in figure, the calculated feedthrough voltages of the rectangular a-Si:H TFT using (14) show a good agreement with the measured values. This means that (14) is valid for both top- and bottom-gate a-Si:H TFT structures. However, different from rectangular a-Si:H TFTs, the calculated values for the Corbino a-Si:H TFT show some deviation from the measured values. This deviation can be associated with the unique geometry of the Corbino a-Si:H TFT. Considering the fitting parameter  $m = C_{\rm GS-ON}/C_{\rm GS-OFF}$ , due to a large overlap between gate and source electrodes in Corbino a-Si:H TFTs in comparison to a normal rectangular a-Si:H TFTs (Table I), an increase in  $C_{\text{GS-OFF}}$  (=  $C_{\text{GSO}}$ ) causes a decrease in the fitting parameter m. Consequently, when we change the fitting parameter for the Corbino a-Si:H TFT from 2.5 to 2.0 in (14), the correct calculated values show a good agreement with the measured feedthrough voltage values. However, it is observed that there is still a small deviation at a high  $C_{\rm GSO}/(C_{\rm GSO} +$  $C_{\rm ST}$ ) ratio, Therefore, a more thorough study is needed for the Corbino a-Si:H TFT with different TFT geometries to find out the proper fitting parameter m in (14) to predict the feedthrough voltage variation, which is critical in programming the gate voltage for the driving TFT to express a large range of grayscale levels in the AM-OLED. In particular, for the a-Si:H TFTs with asymmetric shape of electrodes, (14) with the modified fitting parameter will be a good approximation to estimate the feedthrough voltage variation for designing the operational waveforms and the pixel electrode circuits for AM-OLEDs.

## VI. INFLUENCE OF CORBINO a-Si:H TFTS ON THE OLED CURRENT

As we have previously described, the dynamic characteristics (charging performance and feedthrough voltage variations) of the a-Si:H TFT are closely related to the capacitive elements (the overlapped capacitor and the storage capacitor) and operational signals in the pixel electrode circuit. In general, as the display resolution of the AM-OLED becomes higher because the pixel area becomes smaller, the size of the storage capacitor is predetermined to be as small as possible to achieve the highest possible pixel aperture ratio. The overlapped capacitance is usually predetermined by the TFT processing design rules and can hardly be changed for a standard rectangular a-Si:H TFT. Operational signal waves are also predetermined depending on the pixel driving circuitry to minimize power consumption for a given AM-OLED grayscale range. Therefore, for a given AM-OLED pixel circuit with standard rectangular a-Si:H TFTs, all these parameters are fixed to the designed values and cannot be changed to reduce the charging time or feedthrough voltage.

However, as the AM-OLED pixel circuit becomes complicated with the compensation functions [16], [17], the control of the feedthrough voltage becomes more necessary since it directly impacts the OLED current levels during the driving state of the AM-OLED. From Fig. 3, the OLED current during the programming state can be expressed by (1). If we assume the feedthrough voltage given by (14), the OLED current during the driving state (after the switching TFT is turned off) is expressed as

$$I_{\text{OLED}} = \beta (V_S - V_{\text{TH}} - \Delta V_P)^2$$
  
=  $\beta \left( V_S - V_{\text{TH}} - \frac{C_{\text{GSO}}}{C_{\text{GSO}} + C_{\text{ST}}} \times [\Delta V_G + (m-1)(V_{\text{GH}} - V_{\text{DH}})] \right)^2$ . (15)

Therefore, for the given pixel circuit design and operational conditions, the variation of the OLED current between programming and driving states can be suppressed by minimizing the overlap capacitance of the switching TFT, which results in a minimized feedthrough voltage. Due to a unique geometry of the Corbino a-Si:H TFT, the size of the source electrode can be minimized in comparison to the drain electrode, whereas the channel width is maintained to the designed value. Therefore, the overlapped area between source and gate electrodes is minimized, resulting in a minimized overlapped gate-to-source capacitance  $C_{\rm GSO}$  in comparison to the rectangular TFT with the same channel width. Hence, a relatively much smaller



Fig. 10. (a) Layout of the pixel electrode circuit in Fig. 3 with Corbino a-Si:H TFTs as switching and driving TFTs. (b) Cross-sectional view of the Corbino a-Si:H with a patterned gate electrode.

feedthrough voltage is expected to be achieved for the Corbino a-Si:H TFT [7] if used as a switching TFT in AM-OLEDs. It should be noted that in AM-OLED operation, the polarity of the data signal voltage (gate node of the DR TFT) is always positive to make sure that the OLED current is flowing all the time. Therefore, in the AM-OLED, the positions of the drain and source electrodes of the Corbino TFT can be fixed so that a unique asymmetric geometry does not affect the OFFcurrent behavior of the Corbino a-Si:H TFT [7], which would be influenced by a line- or a dot-inversion method, resulting in a Mura defect in the AM-LCD [18]. In addition, in the Corbino a-Si:H TFT,  $C_{\rm GSO}$  can further be reduced by patterning the gate electrode. As shown in Fig. 10, the gate electrode can be patterned to minimize the overlapped area with the source electrode, which can further reduce the feedthrough voltage for a given AM-OLED pixel circuit design. As shown in Table I for target values, when the overlap area is reduced to 2  $\mu$ m, the corresponding values of  $C_{\rm GSO}$  in Corbino TFTs further decrease in comparison to the normal TFTs with the same channel width. In this specific case, it is calculated that there are 16.2% and 19.4% decreases for the channel widths of 88 and 245  $\mu$ m, respectively. Therefore, by using the Corbino a-Si:H TFT in AM-OLEDs, we can expect a better control of the OLED current grayscale levels, as well as better electrical stabilities [7]. Fig. 10 shows an example of the layout of pixel electrode circuits for the AM-OLED with the Corbino a-Si:H TFTs as switching and driving transistors. It should be noted that when a large channel width is required for the driving TFT

to achieve a large drain current level for the same gate voltage, the multiple hexagonal a-Si:H TFT can alternatively be used to avoid the waste of the large pixel area to be occupied by the single Corbino a-Si:H TFT [19].

### VII. CONCLUSION

In this paper, the dynamic characteristics of various a-Si:H TFTs have been discussed. The experimental results indicated that the charging performance of the a-Si:H TFT depends on the size of the storage capacitor connected to the source of the TFT and gate voltage level, but it is independent of the overlap capacitance. We have also measured the feedthrough voltage characteristics for various top- and bottom-gate a-Si:H TFTs with different device geometries. The feedthrough voltage was shown to be closely related to the value of the storage capacitance, the overlap capacitance, and the operational waveforms. Analytical expressions were derived to compare the calculated data with the experimental results, and a good agreement between the experimental and calculated results was obtained for all the studied a-Si:H TFTs. Due to a unique geometry, the Corbino a-Si:H TFT requires modification in the fitting parameter of the analytical equation. We believe that the derived analytical expressions represent a very useful tool in the design of the pixel electrode circuits and operational signals for AM-OLEDs. Using the Corbino a-Si:H TFT as a switching TFT in the AM-OLED pixel circuit, we can expect that the feedthrough voltage variation can be minimized to maintain the programmed OLED current levels.

#### ACKNOWLEDGMENT

The authors would like to thank A. Kuo, University of Michigan, for useful discussions about a-Si:H TFT dynamic measurements. Device processing was done at Hosiden and Philips Display Corporation, Japan, and at the LG Philips LCD Research and Development Center, Korea. All electrical measurements were done at the Organic and Molecular Electronics Laboratory, University of Michigan (http://www.eecs.umich.edu/omelab).

#### References

- T. Leroux, "Static and dynamic analysis of amorphous-silicon field-effect transistors," *Solid State Electron.*, vol. 29, no. 1, pp. 47–58, Jan. 1986.
- [2] R. Bashir and G. W. Neudeck, "A technique to measure the dynamic response of a-Si:H thin film transistor circuits," *Solid State Electron.*, vol. 33, no. 7, pp. 973–974, Jul. 1990.
- [3] T. Kitazawa, M. Shibusawa, and T. Higuchi, "Analysis of dynamic characteristics in a-Si TFT structures," in *Proc. Int. Display Res. Conf.*, 1991, pp. 89–92.
- [4] H. Aoki, "Dynamic characterization of a-Si TFT-LCD pixels," *IEEE Trans. Electron Devices*, vol. 43, no. 1, pp. 31–39, Jan. 1996.
- [5] R. M. A. Dawson, Z. Shen, D. A. Furst, S. Connor, J. Hsu, M. G. Kane, R. G. Stewart, A. Ipri, C. N. King, P. J. Green, R. T. Flegal, S. Pearson, W. A. Barrow, E. Dickey, K. Ping, S. Robinson, C. W. Tang, S. Van Slyke, F. Chen, J. Shi, M. H. Lu, and C. Sturm, "The impact of the transient response of organic light emitting diodes on the design of active matrix OLED displays," in *IEDM Tech. Dig.*, 1998, pp. 875–878.
- [6] C. S. Chiang, S. Martin, J. Kanicki, Y. Ugai, T. Yukawa, and S. Takeuchi, "Top-gate staggered amorphous silicon thin-film transistors: Series resistance and nitride thickness effects," *Jpn. J. Appl. Phys.*, vol. 37, no. 11, pp. 5914–5920, Nov. 1998.

- [7] H. Lee, J. S. Yoo, C.-D. Kim, I.-J. Chung, and J. Kanicki, "Asymmetric electrical properties of Corbino a-Si:H TFT and concepts of their applications to flat panel displays," *IEEE Trans. Electron Devices*, vol. 54, no. 4, pp. 654–662, Apr. 2007.
- [8] D. Probat, "The use of thin silicon films in flat panel displays," *Mater. Sci. Forum*, vol. 455, pp. 56–63, 2004.
- [9] T. P. Brody, F. C. Luo, Z. P. Szepesi, and D. H. Davies, "A 6 × 6-inch 20-lpi electroluminescent display panel," *IEEE Trans. Electron Devices*, vol. ED-22, no. 9, pp. 739–748, Sep. 1975.
- [10] B.-D. Choi and O.-K. Kwon, "Line time extension driving method for a-Si:H TFT-LCDs and its application to high definition televisions," *IEEE Trans. Consum. Electron.*, vol. 50, no. 1, pp. 33–38, Feb. 2004.
- [11] A. Rolland, J. Richard, J. P. Kleider, and D. Mencaraglia, "Source and drain parasitic resistance of amorphous silicon transistors: Comparison between top nitride and bottom nitride configurations," *Jpn. J. Appl. Phys.*, vol. 35, no. 8, pp. 4257–4260, Aug. 1996.
- [12] J. Kanicki, F. R. Libsch, J. Griffith, and R. Polastre, "Performance of thin hydrogenated amorphous silicon thin-film transistors," *J. Appl. Phys.*, vol. 69, no. 4, pp. 2339–2345, Feb. 1991.
- [13] Y. Kaneko, Y. Tanaka, N. Kabuto, and T. Tsukada, "A new address scheme to improve the display quality of a-Si TFT/LCD panels," *IEEE Trans. Electron Devices*, vol. 36, no. 12, pp. 2949–2952, Dec. 1989.
- [14] K. Sakariya and A. Nathan, "Leakage and charge injection optimization in a-Si AMOLED displays," *J. Display Technol.*, vol. 2, no. 3, pp. 254–257, Sep. 2006.
- [15] J. E. Meyer, "MOS models and circuit simulation," *RCA Rev.*, vol. 32, pp. 42–63, 1971.
- [16] H. Lee, J. S. Yoo, C.-D. Kim, I.-J. Chung, and J. Kanicki, "Novel currentscaling current-mirror a-Si:H TFT pixel electrode circuit with cascade capacitor for AM-OLEDs," *Jpn. J. Appl. Phys.*, vol. 46, no. 3B, pp. 1343– 1349, 2007.
- [17] J. S. Yoo, H. Lee, J. Kanicki, C.-D. Kim, and I.-J. Chung, "Novel a-Si:H TFT pixel electrode circuit for electrically stable top-anode light-emitting AMOLEDs," J. Soc. Inf. Disp., vol. 15, no. 8, pp. 545–551, 2007.
- [18] W. K. Pratt, S. S. Sawkar, and K. O'Reilly, "Automatic blemish detection in liquid crystal flat panel displays," *Proc. SPIE*, vol. 3306, pp. 2–13, 1998.
- [19] H. Lee, J. S. Yoo, C.-D. Kim, I.-J. Chung, and J. Kanicki, "Hexagonal a-Si:H TFTs, a new advanced technology for flat panel displays," *IEEE Trans. Electron Devices*, vol. 55, no. 1, pp. 329–336, Jan. 2008.



**Hojin Lee** received the B.S. and M.S. degrees from Hanyang University, Seoul, Korea, in 1996 and 1998, respectively, and the Ph.D. degree from the University of Michigan, Ann Arbor, in 2008, all in electrical engineering.

His research interests are in the generation of white light emission from polymer blend, activematrix a-Si:H TFT pixel circuit design for AM-OLED, and a-Si:H TFT device physics, including a-Si:H pixel circuit design for sensor applications. He also works on the development of MEMS tech-

nology for display applications.

**Chun-Sung Chiang**, photograph and biography not available at the time of publication.



**Jerzy Kanicki** (M'99–A'99–SM'00) received the D.Sc. degree from the Universit Libre de Bruxelles, Brussels, Belgium, in 1982.

After receiving his D.Sc. degree, he joined the IBM Thomas J. Watson Research Center, Yorktown Heights, NY, as a Research Staff Member, working on hydrogenated amorphous silicon devices for the photovoltaic and flat-panel display applications. In 1994, he moved from the IBM Research Division to the University of Michigan, Ann Arbor, as a Professor with the Department of Electrical Engineering

and Computer Science (EECS). His research interests within the Electrical and Computer Engineering (ECE) Division, EECS, include organic and molecular electronics, TFTs and circuits, and flat-panel displays technology, including organic light-emitting devices.